-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathFRISoC_top.par
218 lines (138 loc) · 8.39 KB
/
FRISoC_top.par
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
Release 14.6 par P.68d (nt64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
MARKO:: Wed Feb 04 15:44:22 2015
par -w -intstyle ise -ol high -t 1 FRISoC_top_map.ncd FRISoC_top.ncd
FRISoC_top.pcf
Constraints file: FRISoC_top.pcf.
Loading device for application Rf_Device from file '3s500e.nph' in environment C:\Xilinx\14.6\ISE_DS\ISE\.
"FRISoC_top" is an NCD, version 3.2, device xc3s500e, package fg320, speed -5
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
Device speed data version: "PRODUCTION 1.27 2013-06-08".
Design Summary Report:
Number of External IOBs 41 out of 232 17%
Number of External Input IOBs 4
Number of External Input IBUFs 4
Number of LOCed External Input IBUFs 4 out of 4 100%
Number of External Output IOBs 37
Number of External Output IOBs 37
Number of LOCed External Output IOBs 29 out of 37 78%
Number of External Bidir IOBs 0
Number of BUFGMUXs 1 out of 24 4%
Number of RAMB16s 1 out of 20 5%
Number of Slices 3630 out of 4656 77%
Number of SLICEMs 390 out of 2328 16%
Overall effort level (-ol): High
Placer effort level (-pl): High
Placer cost table entry (-t): 1
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 3 secs
Finished initial Timing Analysis. REAL time: 3 secs
Starting Placer
Total REAL time at the beginning of Placer: 3 secs
Total CPU time at the beginning of Placer: 3 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:917d432b) REAL time: 4 secs
Phase 2.7 Design Feasibility Check
INFO:Place:834 - Only a subset of IOs are locked. Out of 37 IOs, 29 are locked and 8 are not locked. If you would like
to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 1.
Phase 2.7 Design Feasibility Check (Checksum:917d432b) REAL time: 4 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:917d432b) REAL time: 4 secs
Phase 4.2 Initial Clock and IO Placement
.......
Phase 4.2 Initial Clock and IO Placement (Checksum:3052162b) REAL time: 4 secs
Phase 5.30 Global Clock Region Assignment
Phase 5.30 Global Clock Region Assignment (Checksum:3052162b) REAL time: 4 secs
Phase 6.36 Local Placement Optimization
Phase 6.36 Local Placement Optimization (Checksum:3052162b) REAL time: 4 secs
Phase 7.3 Local Placement Optimization
......
Phase 7.3 Local Placement Optimization (Checksum:5dbad397) REAL time: 5 secs
Phase 8.5 Local Placement Optimization
Phase 8.5 Local Placement Optimization (Checksum:5dbad397) REAL time: 5 secs
Phase 9.8 Global Placement
............
..........................................................................
.................................................................................
.......................................
.....................................................................................................................
..................................................................................................
Phase 9.8 Global Placement (Checksum:7f03d560) REAL time: 26 secs
Phase 10.5 Local Placement Optimization
Phase 10.5 Local Placement Optimization (Checksum:7f03d560) REAL time: 27 secs
Phase 11.18 Placement Optimization
Phase 11.18 Placement Optimization (Checksum:4a7d16e5) REAL time: 54 secs
Phase 12.5 Local Placement Optimization
Phase 12.5 Local Placement Optimization (Checksum:4a7d16e5) REAL time: 54 secs
Total REAL time to Placer completion: 55 secs
Total CPU time to Placer completion: 54 secs
Writing design to file FRISoC_top.ncd
Starting Router
Phase 1 : 20573 unrouted; REAL time: 1 mins 4 secs
Phase 2 : 19140 unrouted; REAL time: 1 mins 15 secs
Phase 3 : 5729 unrouted; REAL time: 1 mins 19 secs
Phase 4 : 6219 unrouted; (Par is working to improve performance) REAL time: 1 mins 34 secs
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 2 mins
Updating file: FRISoC_top.ncd with current fully routed design.
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 2 mins 2 secs
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 7 mins 15 secs
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 7 mins 56 secs
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 7 mins 56 secs
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 8 mins
Phase 11 : 0 unrouted; (Par is working to improve performance) REAL time: 8 mins 1 secs
Phase 12 : 0 unrouted; (Par is working to improve performance) REAL time: 8 mins 1 secs
Total REAL time to Router completion: 8 mins 1 secs
Total CPU time to Router completion: 7 mins 56 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| clk_i_BUFGP | BUFGMUX_X2Y11| No | 1414 | 0.077 | 0.179 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
* The fanout is the number of component pins not the individual BEL loads,
for example SLICE loads not FF loads.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net clk | SETUP | N/A| 13.636ns| N/A| 0
_i_BUFGP | HOLD | 0.690ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
constraint is not analyzed due to the following: No paths covered by this
constraint; Other constraints intersect with this constraint; or This
constraint was disabled by a Path Tracing Control. Please run the Timespec
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 8 mins 3 secs
Total CPU time to PAR completion: 7 mins 57 secs
Peak Memory Usage: 340 MB
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 0
Number of info messages: 2
Writing design to file FRISoC_top.ncd
PAR done!